

Sample &

Buy



TPS715 SLVS338R – MAY 2001 – REVISED APRIL 2015

# TPS715 50-mA, 24-V, 3.2-µA Supply Current Low-Dropout Linear Regulator in SC70 Package

Technical

Documents

# 1 Features

- 24-V Maximum Input Voltage
- Low 3.2-µA Quiescent Current at 50 mA
- Stable With Any Capacitor ≥ 0.47 µF
- 50-mA Low-Dropout Regulator
- Available in 1.8 V, 1.9 V, 2.3 V, 2.5 V, 3 V, 3.3 V, 3.45 V, 5 V, and Adjustable (1.2 V to 15 V)
- Designed to Support MSP430 Families:
  - 1.9-V Version Ensured to be Higher Than Minimum  $V_{\text{IN}}$  of 1.8 V
  - 2.3-V Version Ensured to Meet 2.2-V Minimum  $V_{\text{IN}}$  for Flash on MSP430F2xx
  - 3.45-V Version Ensured to be Lower Than Maximum V\_{IN} of 3.6 V
  - Wide Variety of Fixed-Output Voltage Options to Match V<sub>IN</sub> to the Minimum Required for Desired MSP430 Speed
- Minimum and Maximum Specified Current Limit
- 5-Pin SC70 (DCK)
- –40°C to +125°C Specified Junction Temperature Range
- For 80-mA Rated Current and Higher Power Package, see TPS715A

# 2 Applications

- Ultralow Power Microcontrollers
- Cellular and Cordless Handsets
- Portable and Battery-Powered Equipment

## **Typical Application Schematic**



# 3 Description

Tools &

Software

The TPS715 low-dropout (LDO) voltage regulators offer the benefits of high input voltage, low-dropout voltage, low-power operation, and miniaturized packaging. The devices, which operate over an input range of 2.5 V to 24 V, are stable with any capacitor greater than or equal to 0.47  $\mu$ F. The low dropout voltage and low quiescent current allow operation at extremely low power levels. Therefore, the devices are ideal for powering battery management ICs. Specifically, because the devices are enabled as soon as the applied voltage reaches the minimum input voltage, the output is quickly available to power continuously operating battery charging ICs.

Support &

Community

20

The usual PNP pass transistor has been replaced by a PMOS pass element. Because the PMOS pass element behaves as a low-value resistor, the low dropout voltage, typically 415 mV at 50 mA of load current, is directly proportional to the load current. The low quiescent current (3.2  $\mu$ A typically) is stable over the entire range of output load current (0 mA to 50 mA).

## **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS715      | SC70 (5) | 2.00 mm × 1.25 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Texas Instruments

www.ti.com

Page

Page

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions        |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description8                 |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagrams8         |
|   | 7.3  | Feature Description                |
|   | 7.4  | Device Functional Modes9           |
|   |      |                                    |

| 8  | Арр  | lication and Implementation                 | 10 |
|----|------|---------------------------------------------|----|
|    | 8.1  | Application Information                     | 10 |
|    | 8.2  | Typical Application                         | 10 |
|    | 8.3  | Do's and Don'ts                             | 12 |
| 9  | Pow  | er Supply Recommendations                   | 12 |
| 10 | Lay  | out                                         | 13 |
|    | 10.1 | Layout Guidelines                           | 13 |
|    |      | Layout Example                              |    |
|    | 10.3 | Power Dissipation                           | 13 |
| 11 | Dev  | ice and Documentation Support               | 14 |
|    | 11.1 | Device Support                              | 14 |
|    | 11.2 | Documentation Support                       | 14 |
|    | 11.3 | Trademarks                                  | 14 |
|    | 11.4 | Electrostatic Discharge Caution             | 14 |
|    | 11.5 | Glossary                                    | 14 |
| 12 |      | hanical, Packaging, and Orderable<br>mation | 14 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision Q (January 2014) to Revision R

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed front-page figure                                                                                                                                                                                                                                                           | 1   |
| • | Changed Pin Configuration and Functions section; updated table format                                                                                                                                                                                                               | 3   |
| • | Deleted Continuous total power dissipation row in Absolute Maximum Ratings                                                                                                                                                                                                          | 4   |
|   |                                                                                                                                                                                                                                                                                     |     |

#### Changes from Revision P (November 2008) to Revision Q



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN   |                             |                                                                                                  |                                                                                                                                                                      |
|-------|-----------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC70  |                             | I/O                                                                                              | DESCRIPTION                                                                                                                                                          |
| FIXED | ADJUSTABLE                  |                                                                                                  |                                                                                                                                                                      |
| —     | 1                           | I                                                                                                | Adjustable version only. This terminal is used to set the output voltage.                                                                                            |
| 2     | 2                           | —                                                                                                | Ground                                                                                                                                                               |
| 4     | 4                           | I                                                                                                | Input supply                                                                                                                                                         |
| 1, 3  | 3                           | —                                                                                                | No connection                                                                                                                                                        |
| 5     | 5                           | 0                                                                                                | Output of the regulator. Any output capacitor $\ge 0.47 \ \mu\text{F}$ can be used for stability.                                                                    |
|       | <b>FIXED</b><br>—<br>2<br>4 | SC70           FIXED         ADJUSTABLE            1           2         2           4         4 | SC70         I/O           FIXED         ADJUSTABLE         I            1         1           2         2            4         4         1           1, 3         3 |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating temperature range (unless otherwise noted).<sup>(1)(2)</sup>

|             |                           | MIN       | MAX       | UNIT |
|-------------|---------------------------|-----------|-----------|------|
| Valtaga     | V <sub>IN</sub>           | -0.3      | 24        | V    |
| Voltage     | V <sub>OUT</sub>          | -0.3      | 16.5      | v    |
|             | Peak output current       | Internall | y limited |      |
| Temperature | Junction, T <sub>J</sub>  | -40       | 150       | °C   |
|             | Storage, T <sub>stg</sub> | -65       | 150       |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

#### 6.2 ESD Ratings

|   |   |                           |                                                                                                | VALUE | UNIT |
|---|---|---------------------------|------------------------------------------------------------------------------------------------|-------|------|
|   | - |                           | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                    | ±2000 |      |
| ` |   | lectrostatic<br>lischarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                      | MIN  | NOM   | MAX | UNIT |
|------------------|----------------------|------|-------|-----|------|
| V <sub>IN</sub>  | Input supply voltage | 2.5  |       | 24  | V    |
| I <sub>OUT</sub> | Output current       | 0    |       | 50  | mA   |
| CIN              | Input capacitor      | 0    | 0.047 |     | μF   |
| C <sub>OUT</sub> | Output capacitor     | 0.47 | 1     |     | μF   |

## 6.4 Thermal Information

|                       |                                              | TPS715     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCK [SC70] | UNIT |
|                       |                                              | 5 PINS     |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 253.8      |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 73.7       |      |
| $R_{	heta JB}$        | Junction-to-board thermal resistance         | 84.6       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.1        |      |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 83.9       |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

Over operating junction temperature range ( $T_J = -40^{\circ}C$  to 125°C),  $V_{IN} = V_{OUT(nom)} + 1 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ , and  $C_{OUT} = 1 \mu$ F, unless otherwise noted. Typical values are at  $T_J = 25^{\circ}C$ .

| PARAMETER                                    |                                                                              |                                   | TEST CONDITIONS                                                                           | MIN | TYP | MAX | UNIT  |
|----------------------------------------------|------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| V <sub>IN</sub> Input voltage <sup>(1)</sup> |                                                                              | .(1)                              | I <sub>O</sub> = 10 mA                                                                    | 2.5 |     | 24  | V     |
| V <sub>IN</sub>                              | input voltage                                                                | <b>j</b> (·)                      | I <sub>O</sub> = 50 mA                                                                    | 3   |     | 24  | V     |
| V <sub>OUT</sub>                             | Output volta<br>(TPS71501)                                                   | ge                                |                                                                                           | 1.2 |     | 15  | V     |
| V <sub>OUT</sub>                             | r Accuracy <sup>(1)</sup> Over V <sub>IN</sub> ,<br>I <sub>OUT</sub> , and T |                                   | $V_{OUT} + 1 V \le V_{IN} \le 24 V$<br>100 µA ≤ I <sub>OUT</sub> ≤ 50 mA                  | -4% |     | 4%  |       |
|                                              |                                                                              |                                   | $0 \le I_{OUT} \le 50$ mA, $T_J = -40^{\circ}$ C to $85^{\circ}$ C                        |     | 3.2 | 4.2 |       |
| I <sub>GND</sub>                             | Ground pin o                                                                 | Ground pin current <sup>(2)</sup> | $0 \text{ mA} \le I_{OUT} \le 50 \text{ mA}$                                              |     | 3.2 | 4.8 | μA    |
|                                              |                                                                              |                                   | $0 \text{ mA} \le I_{\text{OUT}} \le 50 \text{ mA}, \text{ V}_{\text{IN}} = 24 \text{ V}$ |     |     | 5.8 |       |
| $\Delta V_{OUT(\Delta IOUT)}$                | Load regulat                                                                 | ion                               | I <sub>OUT</sub> = 100 μA to 50 mA                                                        |     | 22  |     | mV    |
| $\Delta V_{OUT(\Delta VIN)}$                 | Output voltage regulation <sup>(1)</sup>                                     | ge line                           | $V_{OUT}$ + 1 V < $V_{IN} \le 24$ V                                                       |     | 20  | 60  | mV    |
| V <sub>n</sub>                               | Output noise voltage                                                         |                                   | BW = 200 Hz to 100 kHz, $C_{OUT}$ = 10 µF,<br>I <sub>OUT</sub> = 50 mA                    |     | 575 |     | µVrms |
|                                              |                                                                              | ant line it                       | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> ≥ 3.5 V                                           | 125 |     | 750 | mA    |
| I <sub>CL</sub> Output current limit         |                                                                              | nt limit                          | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> < 3.5 V                                           | 90  |     | 750 | mA    |
| PSRR Power-supply ripple rejection           |                                                                              | y ripple                          | f = 100 kHz, C <sub>OUT</sub> = 10 μF                                                     |     | 60  |     | dB    |
| V <sub>DO</sub>                              | Dropout volta<br>V <sub>IN</sub> = V <sub>OUT(n</sub>                        |                                   | I <sub>OUT</sub> = 50 mA                                                                  |     | 415 | 750 | mV    |

(1)

Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or the value shown for *Input voltage* in this table, whichever is greater. See Figure 10. The TPS715 family employs a leakage null control circuit. This circuit is active only if output current is less than pass FET leakage current. The circuit is typically active when output load is less than 5  $\mu$ A,  $V_{IN}$  is greater than 18 V, and die temperature is (2) greater than 100°C.



## 6.6 Typical Characteristics





### **Typical Characteristics (continued)**



# 7 Detailed Description

# 7.1 Overview

The TPS715 family of LDOs consume only 3.2  $\mu$ A of current while offering a wide input voltage range and lowdropout voltage in a small package. The devices, which operate over an input range of 2.5 V to 24 V, are stable with any capacitor greater than or equal to 0.47  $\mu$ F. The low quiescent current makes the TPS715 ideal for powering battery management ICs. Specifically, because the TPS715 is enabled as soon as the applied voltage reaches the minimum input voltage, the output is quickly available to power continuously operating battery charging ICs.

# 7.2 Functional Block Diagrams



Figure 10. Functional Block Diagram—Adjustable Version



Figure 11. Functional Block Diagram—Fixed Version

## 7.3 Feature Description

## 7.3.1 Wide Supply Range

This device has an operational input supply range of 2.5 V to 24 V, allowing for a wide range of applications. This wide supply range is ideal for applications that have either large transients or high DC voltage supplies.

## 7.3.2 Low Supply Current

This device only requires 3.2  $\mu$ A (typical) of supply current from -40°C to 85°C and has a maximum current consumption of 5.8  $\mu$ A at -40°C to 125°C.

## 7.3.3 Stable With Any Capacitor $\ge 0.47 \ \mu F$

Any capacitor, including both ceramic and tantalum, greater than or equal to 0.47 µF properly stabilizes this loop.



#### Feature Description (continued)

#### 7.3.4 Internal Current Limit

The internal current limit circuit is used to protect the LDO against high-load current faults or shorting events. The LDO is not designed to operate in a steady-state current limit. During a current limit event, the LDO sources constant current. Therefore, the output voltage falls when load impedance decreases.

#### NOTE

if a current limit occurs and the resulting output voltage is low, excessive power is dissipated across the LDO, resulting in possible damage to the device.

#### 7.3.5 Reverse Current

The TPS715 PMOS-pass transistor has a built-in back diode that conducts current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting may be required.

#### 7.4 Device Functional Modes

Table 1 provides a quick comparison between the normal, dropout, and disabled modes of operation.

| OPERATING MODE | PARAMETER                        |                                    |  |  |  |
|----------------|----------------------------------|------------------------------------|--|--|--|
| OPERATING MODE | V <sub>IN</sub>                  | Ι <sub>ουτ</sub>                   |  |  |  |
| Normal         | $V_{IN} > V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> |  |  |  |
| Dropout        | $V_{IN} < V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> |  |  |  |
| Disabled       | _                                | —                                  |  |  |  |

#### Table 1. Device Functional Mode Comparison

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is greater than the nominal output voltage plus the dropout voltage ( $V_{OUT(nom)} + V_{DO}$ ).
- The output current is less than the current limit ( $I_{OUT} < I_{CL}$ ).
- The device junction temperature is less than 125°C.

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output-voltage deviations.

**TPS715** 

SLVS338R - MAY 2001 - REVISED APRIL 2015

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS715 family of LDO regulators has been optimized for ultralow-power applications such as the MSP430 microcontroller. The ultralow-supply current of the TPS715 device maximizes efficiency at light loads, and its high input voltage range makes it suitable for supplies such as unconditioned solar panels.

## 8.2 Typical Application







OUTPUT VOLTAGE PROGRAMMING GUIDE

| OUTPUT<br>VOLTAGE | R1       | R2   |
|-------------------|----------|------|
| 1.8 V             | 0.499 MΩ | 1 MΩ |
| 2.8 V             | 1.33 MΩ  | 1 MΩ |
| 5.0 V             | 3.16 MΩ  | 1 MΩ |

Figure 13. TPS71501 Adjustable LDO Regulator Programming

### 8.2.1 Design Requirements

#### 8.2.1.1 Power the MSP430 Microcontroller

Several versions of the TPS715 are ideal for powering the MSP430 microcontroller. Table 2 shows potential applications of some voltage versions.

| DEVICE    | V <sub>OUT</sub> (TYP) | APPLICATION                                                                                 |
|-----------|------------------------|---------------------------------------------------------------------------------------------|
| TPS71519  | 1.9 V                  | $V_{OUT(min)}$ > 1.8 V required by many MSP430s. Allows lowest power consumption operation. |
| TPS71523  | 2.3 V                  | $V_{OUT(min)}$ > 2.2 V required by some MSP430s flash operation.                            |
| TPS71530  | 3 V                    | V <sub>OUT(min)</sub> > 2.7 V required by some MSP430s Flash operation.                     |
| TPS715345 | 3.45 V                 | V <sub>OUT(max)</sub> < 3.6 V required by some MSP430s. Allows highest speed operation.     |

 Table 2. Typical MSP430 Applications

The TPS715 family offers many output voltage versions to allow designers to optimize the supply voltage for the MSP430, thereby minimizing the supply current consumed by the MSP430.



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitor Requirements

Although not required, a 0.047-µF or larger input bypass capacitor, connected between IN and GND and located close to the device, is recommended to improve transient response and noise rejection of the power supply as a whole. A higher-value input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source.

The TPS715 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. Any capacitor (including ceramic and tantalum) greater than or equal to 0.47  $\mu$ F properly stabilizes this loop. X7R or X5R type capacitors are recommended due to their wider temperature spec and lower temperature coefficient, but other types of capacitors may be used.

### 8.2.2.2 Dropout Voltage (V<sub>DO</sub>)

Generally speaking, the dropout voltage often refers to the voltage difference between the input and output voltage ( $V_{DO} = V_{IN} - V_{OUT}$ ). However, in the *Electrical Characteristics*,  $V_{DO}$  is defined as the  $V_{IN} - V_{OUT}$  voltage at the rated current, where the pass-FET is fully on in the ohmic region of operation and is characterized by the classic  $R_{DS(on)}$  of the FET.  $V_{DO}$  indirectly specifies a minimum input voltage above the nominal programmed output voltage at which the output voltage is expected to remain within its accuracy boundary. If the input falls below this  $V_{DO}$  limit ( $V_{IN} < V_{OUT} + V_{DO}$ ), then the output voltage decreases in order to follow the input voltage.

Dropout voltage is always determined by the  $R_{DS(on)}$  of the main pass-FET. Therefore, if the LDO operates below the rated current, then the  $V_{DO}$  for that current scales accordingly.  $R_{DS(on)}$  can be calculated using Equation 1:

$$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}}$$
(1)

#### 8.2.2.3 Setting V<sub>OUT</sub> for the TPS71501 Adjustable LDO

The TPS715 family contains an adjustable-version, TPS71501, which sets the output voltage using an external resistor divider as shown in Figure 13. The output voltage operating range is 1.2 V to 15 V, and is calculated using:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$

where

• V<sub>REF</sub> = 1.205 V (typical)

Resistors R1 and R2 should be chosen to allow approximately 1.5- $\mu$ A of current through the resistor divider. Lower value resistors can be used for improved noise performance, but will consume more power. Higher resistor values should be avoided as leakage current into or out of FB across R1/R2 creates an offset voltage that is proportional to V<sub>OUT</sub> divided by V<sub>REF</sub>. The recommended design procedure is to choose R2 = 1 M $\Omega$  to set the divider current at 1.5  $\mu$ A, and then calculate R1 using Equation 3:

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times 2$$

Figure 13 shows this configuration.

(3)

(2)



### 8.2.3 Application Curves



## 8.3 Do's and Don'ts

Place at least one 0.47-µF capacitor as close as possible to the OUT and GND terminals of the regulator.

Do not connect the output capacitor to the regulator using a long, thin trace.

Connect an input capacitor as close as possible to the IN and GND terminals of the regulator for best performance.

Do not exceed the absolute maximum ratings.

# 9 Power Supply Recommendations

The TPS715 is designed to operate from an input voltage supply range between 2.5 V and 24 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.



## 10 Layout

## **10.1 Layout Guidelines**

For best overall performance, place all circuit components on the same side of the printed-circuit-board and as near as practical to the respective LDO pin connections. Place ground return connections for the input and output capacitors as close to the GND pin as possible, using wide, component-side, copper planes. TI strongly discourages using vias and long traces to create LDO circuit connections to the input capacitor, output capacitor, or the resistor divider because that will negatively affect system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage and shield the LDO from noise.

## 10.2 Layout Example



Figure 17. Example Layout for TPS71501DCK

## **10.3** Power Dissipation

To ensure reliable operation, worst-case junction temperature should not exceed 125°C. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_{D}$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined using Equation 4:

$$P_{D(max)} = \frac{T_J max - T_A}{R_{\theta JA}}$$

where

- T<sub>J</sub>max is the maximum allowable junction temperature
- R<sub>0JA</sub> is the thermal resistance junction-to-ambient for the package (see the *Thermal Information* table)
- T<sub>A</sub> is the ambient temperature

The regulator dissipation is calculated using Equation 5:

$$\mathbf{P}_{\mathrm{D}} = (\mathbf{V}_{\mathrm{IN}} - \mathbf{V}_{\mathrm{OUT}}) \times \mathbf{I}_{\mathrm{OUT}}$$

For a higher power package version of the TPS715, see the TPS715A.

(5)

# **11** Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS715. The TPS71533EVM evaluation module (and related user's guide) can be requested at the TI website through the product folders or purchased directly from the TI eStore.

#### 11.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS715 is available through the product folders under *Tools* & *Software*.

#### 11.1.2 Device Nomenclature

#### Table 3. Device Nomenclature<sup>(1)</sup>

| PRODUCT                       | V <sub>OUT</sub> <sup>(2)</sup>                                                                                                                                                |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS715 <b>xx <i>yyy z</i></b> | <ul> <li>XX is nominal output voltage (for example, 28 = 2.8 V, 285 = 2.85 V, 01 = Adjustable).</li> <li>YYY is package designator.</li> <li>Z is package quantity.</li> </ul> |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Output voltages from 1.25 V to 5.4 V in 50-mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.

## **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- TPS71533EVM LDO Evaluation Module User Guide, SLVU061
- TPS735: High Input Voltage, Micropower SON-Packaged, 80-mA LDO Linear Regulators, SBVS047

#### 11.3 Trademarks

All trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



8-Sep-2017

# **PACKAGING INFORMATION**

| Orderable Device | Status        | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                                   | Lead/Ball Finish           | MSL Peak Temp             | Op Temp (°C) | Device Marking | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------------------------|----------------------------|---------------------------|--------------|----------------|---------|
| HPA00328DCKR     | (1)<br>ACTIVE | SC70         | DCK                | 5    | 3000           | (2)<br>Green (RoHS<br>& no Sb/Br) | (6)<br>CU NIPDAU           | (3)<br>Level-1-260C-UNLIM | -40 to 85    | (4/5)<br>AQI   | Samples |
| HPA00423DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU                  | Level-1-260C-UNLIM        | -40 to 125   | ARB            | Samples |
| HPA00681DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU                  | Level-1-260C-UNLIM        | -40 to 125   | ARB            | Samples |
| TPS71501DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM        | -40 to 125   | ARB            | Samples |
| TPS71501DCKRG4   | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU                  | Level-1-260C-UNLIM        | -40 to 125   | ARB            | Samples |
| TPS71518DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAUAG                | Level-1-260C-UNLIM        | -40 to 125   | ARD            | Samples |
| TPS71518DCKRG4   | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAUAG                | Level-1-260C-UNLIM        | -40 to 125   | ARD            | Samples |
| TPS71519DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAUAG                | Level-1-260C-UNLIM        | -40 to 125   | BOX            | Samples |
| TPS71523DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM        | -40 to 125   | BNX            | Samples |
| TPS71525DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM        | -40 to 125   | AQL            | Samples |
| TPS71525DCKRG4   | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU                  | Level-1-260C-UNLIM        | -40 to 125   | AQL            | Samples |
| TPS71530DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM        | -40 to 125   | AQM            | Samples |
| TPS71530DCKRG4   | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU                  | Level-1-260C-UNLIM        | -40 to 125   | AQM            | Samples |
| TPS71533DCKR     | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM        | -40 to 125   | AQI            | Samples |
| TPS71533DCKRG4   | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU                  | Level-1-260C-UNLIM        | -40 to 125   | AQI            | Samples |
| TPS715345DCKR    | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAUAG                | Level-1-260C-UNLIM        | -40 to 125   | BNY            | Samples |
| TPS715345DCKRG4  | ACTIVE        | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAUAG                | Level-1-260C-UNLIM        | -40 to 125   | BNY            | Samples |



8-Sep-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|-------------------------|---------|
| TPS71550DCKR     | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | T48                     | Samples |
| TPS71550DCKRG4   | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 125   | T48                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS715 :



8-Sep-2017

• Automotive: TPS715-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS71501DCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71501DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71518DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71519DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71523DCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71523DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71525DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71525DCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71530DCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71530DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71533DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71533DCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPS715345DCKR | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71550DCKR  | SC70            | DCK                | 5    | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TPS71550DCKR  | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

15-Feb-2018



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS71501DCKR                | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS71501DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71518DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71519DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71523DCKR                | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS71523DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71525DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71525DCKR                | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS71530DCKR                | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS71530DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71533DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71533DCKR                | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS715345DCKR               | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS71550DCKR                | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS71550DCKR                | SC70         | DCK             | 5    | 3000 | 183.0       | 183.0      | 20.0        |

DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



# LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated